National Changhua University of Education Institutional Repository : Item 987654321/10345
English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 6507/11669
造訪人次 : 29717139      線上人數 : 392
RC Version 3.2 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 進階搜尋

請使用永久網址來引用或連結此文件: http://ir.ncue.edu.tw/ir/handle/987654321/10345

題名: A Superscalar Micro-architecture Supporting Aggressive Instruction Scheduling
作者: Chang, Meng-chou;Lai, Feipei
貢獻者: 電子工程學系
關鍵詞: Superscalar processor;Instruction scheduling;Boosting;Shadow register file
日期: 1994-03
上傳時間: 2012-05-22T06:45:03Z
出版者: 中國工程師學會
摘要: A new micro‐architecture, called IAS‐S, has been found to support boosting efficiently. The new system employs a semantic register and a boosting boundary register to eliminate the dependencies caused by conditional branches. In IAS‐S, there is no dedicated shadow register file. Multilevel boosting is supported without multiple copies of register files. Using a semantic register makes it possible to regard any general‐purpose register in IAS‐S as a sequential register or as a shadow register. Thus, idle registers can be used to help reduce spill code or to relieve storage conflicts. This is a distinct advantage over the dedicated shadow register file scheme, in which idle shadow registers cannot be used for such purposes. Furthermore, the IAS‐S micro‐architecture employs multi‐way jump in conjunction with boosting to reduce the time delays due to frequent control transfers.
關聯: Journal of the Chinese Institute of Engineers, 17(2): 151-167
顯示於類別:[電子工程學系] 期刊論文

文件中的檔案:

檔案 大小格式瀏覽次數
2050301110001.pdf13KbAdobe PDF493檢視/開啟


在NCUEIR中所有的資料項目都受到原著作權保護.

 


DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 回饋